当前位置:
X-MOL 学术
›
IEEE J. Solid-State Circuits
›
论文详情
Our official English website, www.x-mol.net, welcomes your
feedback! (Note: you will need to create a separate account there.)
A 1.8% FAR, 2 ms Decision Latency, 1.73 nJ/Decision Keywords-Spotting (KWS) Chip Incorporating Transfer-Computing Speaker Verification, Hybrid-IF-Domain Computing and Scalable 5T-SRAM
IEEE Journal of Solid-State Circuits ( IF 4.6 ) Pub Date : 2024-08-16 , DOI: 10.1109/jssc.2024.3440506 Fei Tan 1 , Wei-Han Yu 1 , Jinhai Lin 1 , Ka-Fai Un 1 , Rui P. Martins 2 , Pui-In Mak 1
中文翻译:
1.8% FAR、2 ms 决策延迟、1.73 nJ/决策关键字识别 (KWS) 芯片,集成了转移计算扬声器验证、混合 IF 域计算和可扩展 5T-SRAM
更新日期:2024-08-16
IEEE Journal of Solid-State Circuits ( IF 4.6 ) Pub Date : 2024-08-16 , DOI: 10.1109/jssc.2024.3440506 Fei Tan 1 , Wei-Han Yu 1 , Jinhai Lin 1 , Ka-Fai Un 1 , Rui P. Martins 2 , Pui-In Mak 1
Affiliation
中文翻译:
1.8% FAR、2 ms 决策延迟、1.73 nJ/决策关键字识别 (KWS) 芯片,集成了转移计算扬声器验证、混合 IF 域计算和可扩展 5T-SRAM